The 74AUP2G79 provides the dual positive-edge triggered D-type flip-flop. Information on the data input (nD) is transferred to the nQ output on the LOW-to-HIGH transition of the clock pulse (nCP). The nD input must be stable one set-up time prior to the LOW-to-HIGH clock transition for predictable operation.
Schmitt trigger action at all inputs makes the circuit tolerant to slower input rise and fall times across the entire VCC range from 0.8 V to 3.6 V.
This device ensures a very low static and dynamic power consumption across the entire VCC range from 0.8 V to 3.6 V.
This device is fully specified for partial power-down applications using IOFF. The IOFF circuitry disables the output, preventing a damaging backflow current through the device when it is powered down.
Features and benefits
IC FF D-TYPE DUAL 1BIT 8VSSOP
IC FF D-TYPE DUAL 1BIT 8VSSOP
IC FF D-TYPE DUAL 1BIT 8VSSOP
IC FF D-TYPE DUAL 1BIT 8VSSOP
Nexperia 74AUP2G79DC - D Flip-Flop, AUP/ULP/V Series, 2-Func, Positive Edge Triggered, 1-Bit, True Output, VSSOP-8
Nexperia B.V. | Lingto Electronic Limited | DigiKey | Rochester Electronics | |
---|---|---|---|---|
Product Category | Flip-Flops | Flip-Flops | Flip-Flops | Flip-Flops |
Product Number | 74AUP2G79DC,125 | 74AUP2G79DC,125 | 1727-6885-1-ND | 74AUP2G79DC,125 |
Product Name | Low-power dual D-type flip-flop; positive-edge trigger | Logic - Flip Flops | Flip Flops | |
Flip-Flop Type | D | D | D | |
Triggering | Positive-edge Triggered | Positive-edge Triggered | Positive-edge Triggered | |
Supply Voltage | 0.8 - 3.6 | 0.8V ~ 3.6V | ||
Features | ESD Protection | |||
Propagation Delay | 8.5 ns | 5.8 ns |