Nexperia B.V. Dual JK flip-flop with set and reset; negative-edge trigger 74HC112D,653

Request a Quote Datasheet

Suppliers

Company
Product
Description
Supplier Links
Dual JK flip-flop with set and reset; negative-edge trigger - 74HC112D,653 - Nexperia B.V.
Nijmegen, Netherlands
Dual JK flip-flop with set and reset; negative-edge trigger
74HC112D,653
Dual JK flip-flop with set and reset; negative-edge trigger 74HC112D,653
The 74HC112; 74HCT112 is a dual negative-edge triggered JK flip-flop. It features individual J and K inputs, clock (nCP) set (nSD) and reset (nRD) inputs. It also has complementary nQ and nQ outputs. The set and reset are asynchronous active LOW inputs and operate independently of the clock input. The J and K inputs control the state changes of the flip-flops as described in the mode select function table. The J and K inputs must be stable one set-up time prior to the HIGH-to-LOW clock transition for predictable operation. Inputs include clamp diodes that enable the use of current limiting resistors to interface inputs to voltages in excess of VCC. Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times. Features and benefits Input levels: For 74HC112: CMOS level For 74HCT112: TTL level Asynchronous set and reset Specified in compliance with JEDEC standard no. 7A ESD protection: HBM JESD22-A114F exceeds 2000 V MM JESD22-A115-A exceeds 200 V Specified from -40 °C to +85 °C and from -40 °C to +125 °C

The 74HC112; 74HCT112 is a dual negative-edge triggered JK flip-flop. It features individual J and K inputs, clock (nCP) set (nSD) and reset (nRD) inputs. It also has complementary nQ and nQ outputs. The set and reset are asynchronous active LOW inputs and operate independently of the clock input. The J and K inputs control the state changes of the flip-flops as described in the mode select function table. The J and K inputs must be stable one set-up time prior to the HIGH-to-LOW clock transition for predictable operation. Inputs include clamp diodes that enable the use of current limiting resistors to interface inputs to voltages in excess of VCC.

Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.

Features and benefits

  • Input levels:
    • For 74HC112: CMOS level
    • For 74HCT112: TTL level
  • Asynchronous set and reset
  • Specified in compliance with JEDEC standard no. 7A
  • ESD protection:
    • HBM JESD22-A114F exceeds 2000 V
    • MM JESD22-A115-A exceeds 200 V
  • Specified from -40 °C to +85 °C and from -40 °C to +125 °C
Supplier's Site Datasheet
Flip Flops - 1727-6577-1-ND - DigiKey
Thief River Falls, MN, United States
Flip Flops
1727-6577-1-ND
Flip Flops 1727-6577-1-ND
IC FF JK TYPE DUAL 1BIT 16SO

IC FF JK TYPE DUAL 1BIT 16SO

Supplier's Site Datasheet
Flip Flops - 1727-6577-6-ND - DigiKey
Thief River Falls, MN, United States
Flip Flops
1727-6577-6-ND
Flip Flops 1727-6577-6-ND
IC FF JK TYPE DUAL 1BIT 16SO

IC FF JK TYPE DUAL 1BIT 16SO

Supplier's Site Datasheet
Flip Flops - 1727-6577-2-ND - DigiKey
Thief River Falls, MN, United States
Flip Flops
1727-6577-2-ND
Flip Flops 1727-6577-2-ND
IC FF JK TYPE DUAL 1BIT 16SO

IC FF JK TYPE DUAL 1BIT 16SO

Supplier's Site Datasheet
 - 74HC112D,653 - Rochester Electronics
Newburyport, MA, United States
Nexperia 74HC112D - J-K Flip-Flop, HC/UH Series, 2-Func, Negative Edge Triggered, 2-Bit, Complementary Output, CMOS, PDSO16

Nexperia 74HC112D - J-K Flip-Flop, HC/UH Series, 2-Func, Negative Edge Triggered, 2-Bit, Complementary Output, CMOS, PDSO16

Supplier's Site Datasheet
Logic - Flip Flops - 74HC112D,653 - Lingto Electronic Limited
Shenzhen, China
Logic - Flip Flops
74HC112D,653
Logic - Flip Flops 74HC112D,653
IC FF JK TYPE DUAL 1BIT 16SO

IC FF JK TYPE DUAL 1BIT 16SO

Supplier's Site Datasheet

Technical Specifications

  Nexperia B.V. DigiKey Rochester Electronics Lingto Electronic Limited
Product Category Flip-Flops Flip-Flops Flip-Flops Flip-Flops
Product Number 74HC112D,653 1727-6577-1-ND 74HC112D,653 74HC112D,653
Product Name Dual JK flip-flop with set and reset; negative-edge trigger Flip Flops Logic - Flip Flops
Flip-Flop Type J-K J-K
Triggering Negative-edge Triggered Negative-edge Triggered Negative-edge Triggered
Supply Voltage 2.5V; 3V; 3.3V; 3.6V; 5V; 2.0 - 6.0 2V ~ 6V
Features ESD Protection
Propagation Delay 15 ns 30 ns
Unlock Full Specs
to access all available technical data

Similar Products

Single D-type flip-flop with reset; positive-edge trigger - 74LVC1G175GV-Q100H - Nexperia B.V.
Specs
Flip-Flop Type D
Triggering Positive-edge Triggered
Supply Voltage 1.8V; 2.5V; 3V; 3.3V; 3.6V; 5V; 1.65 - 5.5
View Details
3 suppliers
Dual D-type flip-flop - HEF4013BT,653 - Nexperia B.V.
Specs
Flip-Flop Type D
Supply Voltage 3V; 3.3V; 3.6V; 5V; 3.0 - 15
Features ESD Protection
View Details
8 suppliers
Octal D-type flip-flop with 5 V tolerant inputs/outputs; positive edge-trigger; 3-state - 74LVC574APW,118 - Nexperia B.V.
Specs
Flip-Flop Type D
Triggering Positive-edge Triggered
Supply Voltage 1.2V; 1.5V; 1.8V; 2.5V; 3V; 3.3V; 3.6V; 1.2 - 3.6
View Details
6 suppliers
Dual D-type flip-flop with set and reset; positive-edge trigger - 74LV74PW-Q100J - Nexperia B.V.
Specs
Flip-Flop Type D
Triggering Positive-edge Triggered
Supply Voltage 1.2V; 1.5V; 1.8V; 2.5V; 3V; 3.3V; 3.6V; 5V; 1.0 - 5.5
View Details
6 suppliers