Nexperia B.V. Octal D-type flip-flop with reset; positive-edge trigger 74AHC273BQ-Q100X

Description
The 74AHC273-Q100; 74AHCT273-Q100 is an octal positive-edge triggered D-type flip-flop. The device features clock (CP) and master reset (MR) inputs. The outputs Qn will assume the state of their corresponding D inputs that meet the set-up and hold time requirements on the LOW-to-HIGH clock (CP) transition. A LOW on MR forces the outputs LOW independently of clock and data inputs. Inputs are overvoltage tolerant. This feature allows the use of these devices as translators in mixed voltage environments. This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications. Features and benefits Automotive product qualification in accordance with AEC-Q100 (Grade 1) Specified from -40 °C to +85 °C and from -40 °C to +125 °C Wide supply voltage range from 2.0 to 5.5 V Overvoltage tolerant inputs to 5.5 V High noise immunity CMOS low power dissipation Balanced propagation delays All inputs have Schmitt-trigger actions Ideal buffer for MOS microcontroller or memory Common clock and master reset Latch-up performance exceeds 100 mA per JESD 78 Class II Level A Input levels: For 74AHC273-Q100: CMOS level For 74AHCT273-Q100: TTL level ESD protection: HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V Multiple package options DHVQFN package with Side-Wettable Flanks enabling Automatic Optical Inspection (AOI) of solder joints
Request a Quote Datasheet
Description
The 74AHC273-Q100; 74AHCT273-Q100 is an octal positive-edge triggered D-type flip-flop. The device features clock (CP) and master reset (MR) inputs. The outputs Qn will assume the state of their corresponding D inputs that meet the set-up and hold time requirements on the LOW-to-HIGH clock (CP) transition. A LOW on MR forces the outputs LOW independently of clock and data inputs. Inputs are overvoltage tolerant. This feature allows the use of these devices as translators in mixed voltage environments. This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications. Features and benefits Automotive product qualification in accordance with AEC-Q100 (Grade 1) Specified from -40 °C to +85 °C and from -40 °C to +125 °C Wide supply voltage range from 2.0 to 5.5 V Overvoltage tolerant inputs to 5.5 V High noise immunity CMOS low power dissipation Balanced propagation delays All inputs have Schmitt-trigger actions Ideal buffer for MOS microcontroller or memory Common clock and master reset Latch-up performance exceeds 100 mA per JESD 78 Class II Level A Input levels: For 74AHC273-Q100: CMOS level For 74AHCT273-Q100: TTL level ESD protection: HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V Multiple package options DHVQFN package with Side-Wettable Flanks enabling Automatic Optical Inspection (AOI) of solder joints
Request a Quote Datasheet

Suppliers

Company
Product
Description
Supplier Links
Octal D-type flip-flop with reset; positive-edge trigger - 74AHC273BQ-Q100X - Nexperia B.V.
Nijmegen, Netherlands
Octal D-type flip-flop with reset; positive-edge trigger
74AHC273BQ-Q100X
Octal D-type flip-flop with reset; positive-edge trigger 74AHC273BQ-Q100X
The 74AHC273-Q100; 74AHCT273-Q100 is an octal positive-edge triggered D-type flip-flop. The device features clock (CP) and master reset (MR) inputs. The outputs Qn will assume the state of their corresponding D inputs that meet the set-up and hold time requirements on the LOW-to-HIGH clock (CP) transition. A LOW on MR forces the outputs LOW independently of clock and data inputs. Inputs are overvoltage tolerant. This feature allows the use of these devices as translators in mixed voltage environments. This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications. Features and benefits Automotive product qualification in accordance with AEC-Q100 (Grade 1) Specified from -40 °C to +85 °C and from -40 °C to +125 °C Wide supply voltage range from 2.0 to 5.5 V Overvoltage tolerant inputs to 5.5 V High noise immunity CMOS low power dissipation Balanced propagation delays All inputs have Schmitt-trigger actions Ideal buffer for MOS microcontroller or memory Common clock and master reset Latch-up performance exceeds 100 mA per JESD 78 Class II Level A Input levels: For 74AHC273-Q100: CMOS level For 74AHCT273-Q100: TTL level ESD protection: HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V Multiple package options DHVQFN package with Side-Wettable Flanks enabling Automatic Optical Inspection (AOI) of solder joints

The 74AHC273-Q100; 74AHCT273-Q100 is an octal positive-edge triggered D-type flip-flop. The device features clock (CP) and master reset (MR) inputs. The outputs Qn will assume the state of their corresponding D inputs that meet the set-up and hold time requirements on the LOW-to-HIGH clock (CP) transition. A LOW on MR forces the outputs LOW independently of clock and data inputs. Inputs are overvoltage tolerant. This feature allows the use of these devices as translators in mixed voltage environments.

This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications.

Features and benefits

  • Automotive product qualification in accordance with AEC-Q100 (Grade 1)
    • Specified from -40 °C to +85 °C and from -40 °C to +125 °C
  • Wide supply voltage range from 2.0 to 5.5 V
  • Overvoltage tolerant inputs to 5.5 V
  • High noise immunity
  • CMOS low power dissipation
  • Balanced propagation delays
  • All inputs have Schmitt-trigger actions
  • Ideal buffer for MOS microcontroller or memory
  • Common clock and master reset
  • Latch-up performance exceeds 100 mA per JESD 78 Class II Level A
  • Input levels:
    • For 74AHC273-Q100: CMOS level
    • For 74AHCT273-Q100: TTL level
  • ESD protection:
    • HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V
    • CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V
  • Multiple package options
  • DHVQFN package with Side-Wettable Flanks enabling Automatic Optical Inspection (AOI) of solder joints
Supplier's Site Datasheet
Integrated Circuits (ICs) - Logic - Flip Flops - 74AHC273BQ-Q100X - Shenzhen Shengyu Electronics Technology Limited
Futian, China
Integrated Circuits (ICs) - Logic - Flip Flops
74AHC273BQ-Q100X
Integrated Circuits (ICs) - Logic - Flip Flops 74AHC273BQ-Q100X
IC FF D-TYPE SNGL 8BIT 20DHVQFN

IC FF D-TYPE SNGL 8BIT 20DHVQFN

Supplier's Site
Flip Flops - 1727-74AHC273BQ-Q100XTR-ND - DigiKey
Thief River Falls, MN, United States
Flip Flop 1 Element D-Type 8 Bit Positive Edge 20-VFQFN Exposed Pad

Flip Flop 1 Element D-Type 8 Bit Positive Edge 20-VFQFN Exposed Pad

Buy Now Datasheet
 - 74AHC273BQ-Q100X - Rochester Electronics
Newburyport, MA, United States
74AHC273 - Octal D-type flip-flop with reset; positive-edge trigger

74AHC273 - Octal D-type flip-flop with reset; positive-edge trigger

Supplier's Site Datasheet
Flip Flops - 74AHC273BQ-Q100X - Quarktwin Technology Ltd.
Shenzhen, Guangdong, China
Flip Flop 1 Element D-Type 8 Bit Positive Edge 20-VFQFN Exposed Pad

Flip Flop 1 Element D-Type 8 Bit Positive Edge 20-VFQFN Exposed Pad

Buy Now Datasheet
Logic - Flip Flops - 74AHC273BQ-Q100X - Lingto Electronic Limited
Shenzhen, China
Logic - Flip Flops
74AHC273BQ-Q100X
Logic - Flip Flops 74AHC273BQ-Q100X
IC FF D-TYPE SNGL 8BIT 20DHVQFN

IC FF D-TYPE SNGL 8BIT 20DHVQFN

Supplier's Site Datasheet

Technical Specifications

  Nexperia B.V. Shenzhen Shengyu Electronics Technology Limited DigiKey Rochester Electronics Quarktwin Technology Ltd. Lingto Electronic Limited
Product Category Flip-Flops Flip-Flops Flip-Flops Flip-Flops Flip-Flops Flip-Flops
Product Number 74AHC273BQ-Q100X 74AHC273BQ-Q100X 1727-74AHC273BQ-Q100XTR-ND 74AHC273BQ-Q100X 74AHC273BQ-Q100X 74AHC273BQ-Q100X
Product Name Octal D-type flip-flop with reset; positive-edge trigger Integrated Circuits (ICs) - Logic - Flip Flops Flip Flops Flip Flops Logic - Flip Flops
Flip-Flop Type D D D
Triggering Positive-edge Triggered Positive-edge Triggered Positive-edge Triggered
Supply Voltage 2.5V; 3V; 3.3V; 3.6V; 5V; 2.0 - 5.5 2V ~ 5.5V 2V ~ 5.5V
Features ESD Protection
Propagation Delay 4.2 ns 10.5 ns
Unlock Full Specs
to access all available technical data

Similar Products

 - 74AUP2G80DC/S400,1 - Rochester Electronics
Specs
Triggering Positive-edge Triggered
Package Type SOT765-8
View Details
Octal D-type flip-flop with reset; positive-edge trigger - 74AHCT273D,118 - Nexperia B.V.
Specs
Flip-Flop Type D
Triggering Positive-edge Triggered
Supply Voltage 5V; 4.5 - 5.5
View Details
5 suppliers
Logic Family / Base Number Nexperia - 29AC1028 - Newark, An Avnet Company
Specs
fMAX 115 MHz
Package Type TSSOP; TSSOP
Number of Pins 14
View Details
 - 8139317 - RS Components, Ltd.
Nexperia B.V.
Specs
Flip-Flop Type D
Output Characteristics Single Ended
Propagation Delay 265 ns
View Details