Nexperia B.V. Single D-type flip-flop with set and reset; positive edge trigger 74LVC2G74GS,115

Request a Quote Datasheet

Suppliers

Company
Product
Description
Supplier Links
Single D-type flip-flop with set and reset; positive edge trigger - 74LVC2G74GS,115 - Nexperia B.V.
Nijmegen, Netherlands
Single D-type flip-flop with set and reset; positive edge trigger
74LVC2G74GS,115
Single D-type flip-flop with set and reset; positive edge trigger 74LVC2G74GS,115
The 74LVC2G74 is a single positive edge triggered D-type flip-flop with individual data (D), clock (CP), set (SD) and reset (RD) inputs, and complementary Q and Q outputs. Data at the D-input that meets the set-up and hold time requirements on the LOW-to-HIGH clock transition will be stored in the flip-flop and appear at the Q output. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in mixed 3.3 V and 5 V environments. Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times. This device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down. Features and benefits Wide supply voltage range from 1.65 V to 5.5 V Overvoltage tolerant inputs to 5.5 V High noise immunity Complies with JEDEC standard: JESD8-7 (1.65 V to 1.95 V) JESD8-5 (2.3 V to 2.7 V) JESD8-B/JESD36 (2.7 V to 3.6 V) ±24 mA output drive (VCC = 3.0 V) ESD protection: HBM JESD22-A114F exceeds 2000 V MM JESD22-A115-A exceeds 200 V CMOS low power consumption Latch-up performance exceeds 250 mA Direct interface with TTL levels IOFF circuitry provides partial Power-down mode operation Multiple package options Specified from -40 °C to +85 °C and -40 °C to +125 °C

The 74LVC2G74 is a single positive edge triggered D-type flip-flop with individual data (D), clock (CP), set (SD) and reset (RD) inputs, and complementary Q and Q outputs. Data at the D-input that meets the set-up and hold time requirements on the LOW-to-HIGH clock transition will be stored in the flip-flop and appear at the Q output. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in mixed 3.3 V and 5 V environments.

Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times.

This device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down.

Features and benefits

  • Wide supply voltage range from 1.65 V to 5.5 V
  • Overvoltage tolerant inputs to 5.5 V
  • High noise immunity
  • Complies with JEDEC standard:
    • JESD8-7 (1.65 V to 1.95 V)
    • JESD8-5 (2.3 V to 2.7 V)
    • JESD8-B/JESD36 (2.7 V to 3.6 V)
  • ±24 mA output drive (VCC = 3.0 V)
  • ESD protection:
    • HBM JESD22-A114F exceeds 2000 V
    • MM JESD22-A115-A exceeds 200 V
  • CMOS low power consumption
  • Latch-up performance exceeds 250 mA
  • Direct interface with TTL levels
  • IOFF circuitry provides partial Power-down mode operation
  • Multiple package options
  • Specified from -40 °C to +85 °C and -40 °C to +125 °C
Supplier's Site Datasheet
 - 74LVC2G74GS,115 - Rochester Electronics
Newburyport, MA, United States
74LVC2G74 - Single D-type flip-flop with set and reset; positive edge trigger

74LVC2G74 - Single D-type flip-flop with set and reset; positive edge trigger

Supplier's Site Datasheet
Flip Flops - 1727-8075-1-ND - DigiKey
Thief River Falls, MN, United States
Flip Flops
1727-8075-1-ND
Flip Flops 1727-8075-1-ND
IC FF D-TYPE SNGL 1BIT 8XSON

IC FF D-TYPE SNGL 1BIT 8XSON

Supplier's Site Datasheet
Flip Flops - 1727-8075-2-ND - DigiKey
Thief River Falls, MN, United States
Flip Flops
1727-8075-2-ND
Flip Flops 1727-8075-2-ND
IC FF D-TYPE SNGL 1BIT 8XSON

IC FF D-TYPE SNGL 1BIT 8XSON

Supplier's Site Datasheet
Flip Flops - 1727-8075-6-ND - DigiKey
Thief River Falls, MN, United States
Flip Flops
1727-8075-6-ND
Flip Flops 1727-8075-6-ND
IC FF D-TYPE SNGL 1BIT 8XSON

IC FF D-TYPE SNGL 1BIT 8XSON

Supplier's Site Datasheet
Shenzhen, China
Logic - Flip Flops
74LVC2G74GS,115
Logic - Flip Flops 74LVC2G74GS,115
IC FF D-TYPE SNGL 1BIT 8XSON

IC FF D-TYPE SNGL 1BIT 8XSON

Supplier's Site Datasheet

Technical Specifications

  Nexperia B.V. Rochester Electronics DigiKey Lingto Electronic Limited
Product Category Flip-Flops Flip-Flops Flip-Flops Flip-Flops
Product Number 74LVC2G74GS,115 74LVC2G74GS,115 1727-8075-1-ND 74LVC2G74GS,115
Product Name Single D-type flip-flop with set and reset; positive edge trigger Flip Flops Logic - Flip Flops
Flip-Flop Type D D
Triggering Positive-edge Triggered Positive-edge Triggered Positive-edge Triggered
Supply Voltage 1.8V; 2.5V; 3V; 3.3V; 3.6V; 5V; 1.65 - 5.5 1.65V ~ 5.5V
Features ESD Protection
Propagation Delay 3.5 ns 4.1 ns
Unlock Full Specs
to access all available technical data

Similar Products

Low-power D-type flip-flop; positive-edge trigger - 74AUP1G80GS,132 - Nexperia B.V.
Specs
Flip-Flop Type D
Triggering Positive-edge Triggered
Supply Voltage 0.8 - 3.6
View Details
5 suppliers
18-bit bus-interface D-type flip-flop with reset and enable with 30 Ohm termination resistors; 3-state - 74ALVT162823DGG,11 - Nexperia B.V.
Specs
Flip-Flop Type D
Supply Voltage 2.5V; 3V; 3.3V; 3.6V; 2.3 - 3.6
Output Characteristics 3-State; OE
View Details
3 suppliers
Single D-type flip-flop with set and reset; positive edge trigger - 74LVC1G74DP-Q100H - Nexperia B.V.
Specs
Flip-Flop Type D
Triggering Positive-edge Triggered
Supply Voltage 1.8V; 2.5V; 3V; 3.3V; 3.6V; 5V; 1.65 - 5.5
View Details
5 suppliers
Dual JK flip-flop with reset; negative-edge trigger - 74HCT107D,653 - Nexperia B.V.
Specs
Flip-Flop Type J-K
Triggering Negative-edge Triggered
Supply Voltage 5V; 4.5 - 5.5
View Details
6 suppliers