The 74HC109; 74HCT109 is a dual positive edge triggered JK flip-flop featuring individual J and K inputs, clock (CP) inputs, set (SD) and reset (RD) inputs and complementary Q and Q outputs. The set and reset are asynchronous active LOW inputs and operate independently of the clock input. The J and K inputs control the state changes of the flip-flops as described in the mode select function table. The J and K inputs must be stable one set-up time prior to the LOW-to-HIGH clock transition for predictable operation. The JK design allows operation as a D-type flip-flop by connecting the J and K inputs together. This device features reduced input threshold levels to allow interfacing to TTL logic levels. Inputs also include clamp diodes, this enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.
Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.
Features and benefits
IC FF JK TYPE DUAL 1BIT 16SO
IC FF JK TYPE DUAL 1BIT 16SO
IC FF JK TYPE DUAL 1BIT 16SO
IC FF JK TYPE DUAL 1BIT 16SO
FLIP FLOP, JK, -40 TO 125DEG C ROHS COMPLIANT: YES
Nexperia B.V. | Lingto Electronic Limited | DigiKey | Newark, An Avnet Company | |
---|---|---|---|---|
Product Category | Flip-Flops | Flip-Flops | Flip-Flops | Flip-Flops |
Product Number | 74HCT109D,653 | 74HCT109D,653 | 1727-4086-1-ND | 74AH2334 |
Product Name | Dual JK flip-flop with set and reset; positive-edge-trigger | Logic - Flip Flops | Flip Flops | Flip Flop, Jk, -40 To 125Deg C Rohs Compliant Nexperia |
Flip-Flop Type | J-K | J-K | ||
Triggering | Positive-edge Triggered | Positive-edge Triggered | ||
Supply Voltage | 5V; 4.5 - 5.5 | 4.5V ~ 5.5V | ||
Features | ESD Protection | |||
Propagation Delay | 17 ns | 35 ns |