The 74AUP1G175 is a single positive edge triggered D-type flip-flop with individual data (D), clock (CP), master reset (MR) inputs, and Q output. The D-input that meets the set-up and hold time requirements on the LOW-to-HIGH clock transition will be stored in the flip-flop and appear at the Q output. A LOW on MR causes the flip-flop and output to be reset to LOW. Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times. This device ensures very low static and dynamic power consumption across the entire VCC range from 0.8 V to 3.6 V. This device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down.
Features and benefits
IC FF D-TYPE SNGL 1BIT 6XSON
IC FF D-TYPE SNGL 1BIT 6XSON
IC FF D-TYPE SNGL 1BIT 6XSON
IC FF D-TYPE SNGL 1BIT 6XSON
Nexperia 74AUP1G175GM - D Flip-Flop, AUP/ULP/V Series, 1-Func, Positive Edge Triggered, 1-Bit, True Output, CMOS, XSON6
Nexperia B.V. | DigiKey | Lingto Electronic Limited | Rochester Electronics | |
---|---|---|---|---|
Product Category | Flip-Flops | Flip-Flops | Flip-Flops | Flip-Flops |
Product Number | 74AUP1G175GM,115 | 1727-74AUP1G175GM,115TR-ND | 74AUP1G175GM,115 | 74AUP1G175GM,115 |
Product Name | Low-power D-type flip-flop with reset; positive-edge trigger | Flip Flops | Logic - Flip Flops | |
Flip-Flop Type | D | D | D | |
Triggering | Positive-edge Triggered | Positive-edge Triggered | Positive-edge Triggered | |
Supply Voltage | 0.8 - 3.6 | 0.8V ~ 3.6V | ||
Features | ESD Protection | |||
Propagation Delay | 7.4 ns | 5.7 ns |