Nexperia B.V. Octal D-type flip-flop with reset; positive-edge trigger 74AHCT273D,118

Description
The 74AHC273; 74AHCT273 is an octal positive-edge triggered D-type flip-flop. The device features clock (CP) and master reset (MR) inputs. The outputs Qn will assume the state of their corresponding D inputs that meet the set-up and hold time requirements on the LOW-to-HIGH clock (CP) transition. A LOW on MR forces the outputs LOW independently of clock and data inputs. Inputs are overvoltage tolerant. This feature allows the use of these devices as translators in mixed voltage environments. Features and benefits Wide supply voltage range from 2.0 to 5.5 V Overvoltage tolerant inputs to 5.5 V High noise immunity CMOS low power dissipation Balanced propagation delays All inputs have Schmitt-trigger actions Ideal buffer for MOS microcontroller or memory Common clock and master reset Latch-up performance exceeds 100 mA per JESD 78 Class II Level A Input levels: For 74AHC273: CMOS level For 74AHCT273: TTL level ESD protection: HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V Multiple package options Specified from -40 °C to +85 °C and from -40 °C to +125 °C
Request a Quote Datasheet
Description
The 74AHC273; 74AHCT273 is an octal positive-edge triggered D-type flip-flop. The device features clock (CP) and master reset (MR) inputs. The outputs Qn will assume the state of their corresponding D inputs that meet the set-up and hold time requirements on the LOW-to-HIGH clock (CP) transition. A LOW on MR forces the outputs LOW independently of clock and data inputs. Inputs are overvoltage tolerant. This feature allows the use of these devices as translators in mixed voltage environments. Features and benefits Wide supply voltage range from 2.0 to 5.5 V Overvoltage tolerant inputs to 5.5 V High noise immunity CMOS low power dissipation Balanced propagation delays All inputs have Schmitt-trigger actions Ideal buffer for MOS microcontroller or memory Common clock and master reset Latch-up performance exceeds 100 mA per JESD 78 Class II Level A Input levels: For 74AHC273: CMOS level For 74AHCT273: TTL level ESD protection: HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V Multiple package options Specified from -40 °C to +85 °C and from -40 °C to +125 °C
Request a Quote Datasheet

Suppliers

Company
Product
Description
Supplier Links
Octal D-type flip-flop with reset; positive-edge trigger - 74AHCT273D,118 - Nexperia B.V.
Nijmegen, Netherlands
Octal D-type flip-flop with reset; positive-edge trigger
74AHCT273D,118
Octal D-type flip-flop with reset; positive-edge trigger 74AHCT273D,118
The 74AHC273; 74AHCT273 is an octal positive-edge triggered D-type flip-flop. The device features clock (CP) and master reset (MR) inputs. The outputs Qn will assume the state of their corresponding D inputs that meet the set-up and hold time requirements on the LOW-to-HIGH clock (CP) transition. A LOW on MR forces the outputs LOW independently of clock and data inputs. Inputs are overvoltage tolerant. This feature allows the use of these devices as translators in mixed voltage environments. Features and benefits Wide supply voltage range from 2.0 to 5.5 V Overvoltage tolerant inputs to 5.5 V High noise immunity CMOS low power dissipation Balanced propagation delays All inputs have Schmitt-trigger actions Ideal buffer for MOS microcontroller or memory Common clock and master reset Latch-up performance exceeds 100 mA per JESD 78 Class II Level A Input levels: For 74AHC273: CMOS level For 74AHCT273: TTL level ESD protection: HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V Multiple package options Specified from -40 °C to +85 °C and from -40 °C to +125 °C

The 74AHC273; 74AHCT273 is an octal positive-edge triggered D-type flip-flop. The device features clock (CP) and master reset (MR) inputs. The outputs Qn will assume the state of their corresponding D inputs that meet the set-up and hold time requirements on the LOW-to-HIGH clock (CP) transition. A LOW on MR forces the outputs LOW independently of clock and data inputs. Inputs are overvoltage tolerant. This feature allows the use of these devices as translators in mixed voltage environments.

Features and benefits

  • Wide supply voltage range from 2.0 to 5.5 V
  • Overvoltage tolerant inputs to 5.5 V
  • High noise immunity
  • CMOS low power dissipation
  • Balanced propagation delays
  • All inputs have Schmitt-trigger actions
  • Ideal buffer for MOS microcontroller or memory
  • Common clock and master reset
  • Latch-up performance exceeds 100 mA per JESD 78 Class II Level A
  • Input levels:
    • For 74AHC273: CMOS level
    • For 74AHCT273: TTL level
  • ESD protection:
    • HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V
    • CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V
  • Multiple package options
  • Specified from -40 °C to +85 °C and from -40 °C to +125 °C
Supplier's Site Datasheet
Integrated Circuits (ICs) - Logic - Flip Flops - 74AHCT273D,118 - Shenzhen Shengyu Electronics Technology Limited
Futian, China
Integrated Circuits (ICs) - Logic - Flip Flops
74AHCT273D,118
Integrated Circuits (ICs) - Logic - Flip Flops 74AHCT273D,118
IC FF D-TYPE SNGL 8BIT 20SO

IC FF D-TYPE SNGL 8BIT 20SO

Supplier's Site
Flip Flops - 1727-74AHCT273D,118TR-ND - DigiKey
Thief River Falls, MN, United States
"Flip Flop 1 Element D-Type 8 Bit Positive Edge 20-SOIC (0.295"", 7.50mm Width)"

"Flip Flop 1 Element D-Type 8 Bit Positive Edge 20-SOIC (0.295"", 7.50mm Width)"

Buy Now Datasheet
Flip Flops - 1727-74AHCT273D,118CT-ND - DigiKey
Thief River Falls, MN, United States
IC FF D-TYPE SNGL 8BIT 20SO

IC FF D-TYPE SNGL 8BIT 20SO

Buy Now Datasheet
Flip Flops - 1727-74AHCT273D,118DKR-ND - DigiKey
Thief River Falls, MN, United States
IC FF D-TYPE SNGL 8BIT 20SO

IC FF D-TYPE SNGL 8BIT 20SO

Buy Now Datasheet
Flip Flops - 74AHCT273D,118 - Quarktwin Technology Ltd.
Shenzhen, Guangdong, China
Flip Flops
74AHCT273D,118
Flip Flops 74AHCT273D,118
Flip Flop 1 Element D-Type 8 Bit Positive Edge 20-SOIC (0.295", 7.50mm Width)

Flip Flop 1 Element D-Type 8 Bit Positive Edge 20-SOIC (0.295", 7.50mm Width)

Buy Now Datasheet
Logic - Flip Flops - 74AHCT273D,118 - Lingto Electronic Limited
Shenzhen, China
Logic - Flip Flops
74AHCT273D,118
Logic - Flip Flops 74AHCT273D,118
IC FF D-TYPE SNGL 8BIT 20SO

IC FF D-TYPE SNGL 8BIT 20SO

Supplier's Site Datasheet

Technical Specifications

  Nexperia B.V. Shenzhen Shengyu Electronics Technology Limited DigiKey Quarktwin Technology Ltd. Lingto Electronic Limited
Product Category Flip-Flops Flip-Flops Flip-Flops Flip-Flops Flip-Flops
Product Number 74AHCT273D,118 74AHCT273D,118 1727-74AHCT273D,118TR-ND 74AHCT273D,118 74AHCT273D,118
Product Name Octal D-type flip-flop with reset; positive-edge trigger Integrated Circuits (ICs) - Logic - Flip Flops Flip Flops Flip Flops Logic - Flip Flops
Flip-Flop Type D D D
Triggering Positive-edge Triggered Positive-edge Triggered
Supply Voltage 5V; 4.5 - 5.5 4.5V ~ 5.5V 4.5V ~ 5.5V
Features ESD Protection
Propagation Delay 4 ns 9.2 ns
Unlock Full Specs
to access all available technical data

Similar Products

Integrated Circuits (ICs) - Logic - Flip Flops - 74HC374D - Shenzhen Shengyu Electronics Technology Limited
Specs
Operating Temperature -40 to 125 C (-40 to 257 F)
View Details
Dual D-type flip-flop with set and reset; positive edge-trigger - 74HCT74D,653 - Nexperia B.V.
Specs
Flip-Flop Type D
Triggering Positive-edge Triggered
Supply Voltage 5V; 4.5 - 5.5
View Details
7 suppliers
Octal D-type flip-flop; positive edge-trigger; 3-state - 74HC574PW-Q100,118 - Nexperia B.V.
Specs
Flip-Flop Type D
Triggering Positive-edge Triggered
Supply Voltage 2.5V; 3V; 3.3V; 3.6V; 5V; 2.0 - 6.0
View Details
6 suppliers
18-bit bus-interface D-type flip-flop with reset and enable; 3-state - 74ALVCH16823DGG:11 - Nexperia B.V.
Specs
Flip-Flop Type D
Supply Voltage 1.2V; 1.5V; 1.8V; 2.5V; 3V; 3.3V; 3.6V; 1.2 - 3.6
Output Characteristics 3-State; OE
View Details
4 suppliers