Nexperia B.V. Dual D-type flip-flop with set and reset; positive-edge trigger 74AHC74D,118

Request a Quote Datasheet

Suppliers

Company
Product
Description
Supplier Links
Dual D-type flip-flop with set and reset; positive-edge trigger - 74AHC74D,118 - Nexperia B.V.
Nijmegen, Netherlands
Dual D-type flip-flop with set and reset; positive-edge trigger
74AHC74D,118
Dual D-type flip-flop with set and reset; positive-edge trigger 74AHC74D,118
The 74AHC74; 74AHCT74 is a high-speed Si-gate CMOS device and is pin compatible with Low-Power Schottky TTL (LSTTL). It is specified in compliance with JEDEC standard No. 7-A. The 74AHC74; 74AHCT74 is a dual positive-edge triggered, D-type flip-flop with individual data inputs (D), clock inputs (CP), set inputs (SD) and reset inputs (RD). It also has complementary outputs (Q and Q). The set and reset are asynchronous active LOW inputs that operate independent of the clock input. Information on the data input is transferred to the Q output on the LOW to HIGH transition of the clock pulse. The data inputs must be stable one set-up time prior to the LOW to HIGH clock transition for predictable operation. Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times. Features and benefits Balanced propagation delays All inputs have Schmitt-trigger actions Inputs accept voltages higher than VCC Input levels: For 74AHC74: CMOS level For 74AHCT74: TTL level ESD protection: HBM EIA/JESD22-A114E exceeds 2000 V MM EIA/JESD22-A115-A exceeds 200 V CDM EIA/JESD22-C101C exceeds 1000 V Multiple package options Specified from -40 °C to +85 °C and from -40 °C to +125 °C

The 74AHC74; 74AHCT74 is a high-speed Si-gate CMOS device and is pin compatible with Low-Power Schottky TTL (LSTTL). It is specified in compliance with JEDEC standard No. 7-A.

The 74AHC74; 74AHCT74 is a dual positive-edge triggered, D-type flip-flop with individual data inputs (D), clock inputs (CP), set inputs (SD) and reset inputs (RD). It also has complementary outputs (Q and Q).

The set and reset are asynchronous active LOW inputs that operate independent of the clock input. Information on the data input is transferred to the Q output on the LOW to HIGH transition of the clock pulse. The data inputs must be stable one set-up time prior to the LOW to HIGH clock transition for predictable operation.

Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.

Features and benefits

  • Balanced propagation delays
  • All inputs have Schmitt-trigger actions
  • Inputs accept voltages higher than VCC
  • Input levels:
    • For 74AHC74: CMOS level
    • For 74AHCT74: TTL level
  • ESD protection:
    • HBM EIA/JESD22-A114E exceeds 2000 V
    • MM EIA/JESD22-A115-A exceeds 200 V
    • CDM EIA/JESD22-C101C exceeds 1000 V
  • Multiple package options
  • Specified from -40 °C to +85 °C and from -40 °C to +125 °C
Supplier's Site Datasheet
Logic - Flip Flops - 74AHC74D,118 - Lingto Electronic Limited
Shenzhen, China
Logic - Flip Flops
74AHC74D,118
Logic - Flip Flops 74AHC74D,118
IC FF D-TYPE DUAL 1BIT 14SO

IC FF D-TYPE DUAL 1BIT 14SO

Supplier's Site Datasheet
Flip Flops - 1727-3995-1-ND - DigiKey
Thief River Falls, MN, United States
Flip Flops
1727-3995-1-ND
Flip Flops 1727-3995-1-ND
IC FF D-TYPE DUAL 1BIT 14SO

IC FF D-TYPE DUAL 1BIT 14SO

Supplier's Site Datasheet
Flip Flops - 1727-3995-2-ND - DigiKey
Thief River Falls, MN, United States
Flip Flops
1727-3995-2-ND
Flip Flops 1727-3995-2-ND
IC FF D-TYPE DUAL 1BIT 14SO

IC FF D-TYPE DUAL 1BIT 14SO

Supplier's Site Datasheet
Flip Flops - 1727-3995-6-ND - DigiKey
Thief River Falls, MN, United States
Flip Flops
1727-3995-6-ND
Flip Flops 1727-3995-6-ND
IC FF D-TYPE DUAL 1BIT 14SO

IC FF D-TYPE DUAL 1BIT 14SO

Supplier's Site Datasheet
 - 74AHC74D,118 - Rochester Electronics
Newburyport, MA, United States
Nexperia 74AHC74D - D Flip-Flop, AHC/VHC/H/U/V Series, 2-Func, Positive Edge Triggered, 1-Bit, Complementary Output, CMOS, PDSO14

Nexperia 74AHC74D - D Flip-Flop, AHC/VHC/H/U/V Series, 2-Func, Positive Edge Triggered, 1-Bit, Complementary Output, CMOS, PDSO14

Supplier's Site Datasheet
Yishun, Singapore
Logic - Logic - Flip Flops - 74AHC74D,118
815839-74AHC74D,118
Logic - Logic - Flip Flops - 74AHC74D,118 815839-74AHC74D,118
Manufacturer: Nexperia USA Inc. Win Source Part Number: 815839-74AHC74D,118 Categories: Uncategorized Popularity: Low Fake Threat In the Open Market: 67 pct. Supply and Demand Status: Limited

Manufacturer: Nexperia USA Inc.
Win Source Part Number: 815839-74AHC74D,118
Categories: Uncategorized
Popularity: Low
Fake Threat In the Open Market: 67 pct.
Supply and Demand Status: Limited

Supplier's Site
Flip Flop, D, -40 To 125Deg C Rohs Compliant Nexperia - 08AK8481 - Newark, An Avnet Company
Chicago, IL, United States
Flip Flop, D, -40 To 125Deg C Rohs Compliant Nexperia
08AK8481
Flip Flop, D, -40 To 125Deg C Rohs Compliant Nexperia 08AK8481
FLIP FLOP, D, -40 TO 125DEG C ROHS COMPLIANT: YES

FLIP FLOP, D, -40 TO 125DEG C ROHS COMPLIANT: YES

Supplier's Site

Technical Specifications

  Nexperia B.V. Lingto Electronic Limited DigiKey Rochester Electronics Win Source Electronics Newark, An Avnet Company
Product Category Flip-Flops Flip-Flops Flip-Flops Flip-Flops Flip-Flops Flip-Flops
Product Number 74AHC74D,118 74AHC74D,118 1727-3995-1-ND 74AHC74D,118 815839-74AHC74D,118 08AK8481
Product Name Dual D-type flip-flop with set and reset; positive-edge trigger Logic - Flip Flops Flip Flops Logic - Logic - Flip Flops - 74AHC74D,118 Flip Flop, D, -40 To 125Deg C Rohs Compliant Nexperia
Flip-Flop Type D D D
Triggering Positive-edge Triggered Positive-edge Triggered Positive-edge Triggered
Supply Voltage 2.5V; 3V; 3.3V; 3.6V; 5V; 2.0 - 5.5 2V ~ 5.5V
Features ESD Protection
Propagation Delay 3.7 ns 9.3 ns
Unlock Full Specs
to access all available technical data

Similar Products

Low-power dual D-type flip-flop; positive-edge trigger - 74AUP2G79GN,115 - Nexperia B.V.
Specs
Flip-Flop Type D
Triggering Positive-edge Triggered
Supply Voltage 0.8 - 3.6
View Details
4 suppliers
Single D-type flip-flop; positive-edge trigger - 74LVC1G80GV-Q100,1 - Nexperia B.V.
Specs
Flip-Flop Type D
Triggering Positive-edge Triggered
Supply Voltage 1.8V; 2.5V; 3V; 3.3V; 3.6V; 5V; 1.65 - 5.5
View Details
3 suppliers
Low-power dual D-type flip-flop; positive-edge trigger - 74AUP2G80GS,115 - Nexperia B.V.
Specs
Flip-Flop Type D
Triggering Positive-edge Triggered
Supply Voltage 0.8 - 3.6
View Details
4 suppliers
Single D-type flip-flop; positive-edge trigger - 74LVC1G80GM,132 - Nexperia B.V.
Specs
Flip-Flop Type D
Triggering Positive-edge Triggered
Supply Voltage 1.8V; 2.5V; 3V; 3.3V; 3.6V; 5V; 1.65 - 5.5
View Details
4 suppliers