Maxim Integrated 3.3V Margining Clock Oscillator with LVPECL/LVDS Output DS4M125

Datasheet

Suppliers

Company
Product
Description
Supplier Links
3.3V Margining Clock Oscillator with LVPECL/LVDS Output - DS4M125 - Maxim Integrated
San Jose, CA, USA
3.3V Margining Clock Oscillator with LVPECL/LVDS Output
DS4M125
3.3V Margining Clock Oscillator with LVPECL/LVDS Output DS4M125
The DS4M125/DS4M133/DS4M 200 are margining clock oscillators with LVPECL or LVDS outputs. They are designed to fit in a 5mm x 3.2mm ceramic package with an AT-cut fundamental-mode crystal to form a complete clock oscillator. The circuit can generate the following frequencies and their ±5% frequency deviations: 125MHz, 133.33MHz, and 200MHz. The DS4M125/DS4M133/DS4M 200 employ a low-jitter PLL to generate the frequencies. The typical phase jitter is less than 0.9ps RMS from 12kHz to 20MHz. Frequency margining is a circuit operation to change the output frequency to 5% higher or 5% lower than the nominal frequency. Frequency margining is accomplished through the margining select pin, MS. This three-state input pin accepts a three-level voltage signal to control the output frequency. In a low-level state, the output frequency is set to the nominal frequency. When set to a high-level state, the frequency output is set to the nominal frequency plus 5%. When set to the mid-level state, the frequency output is equal to the nominal frequency minus 5%. If left open, the MS pin is pulled low by an internal 100kω (nominal) pulldown resistor. The DS4M125/DS4M133/DS4M 200 are available with either an LVPECL or LVDS output. The output can be disabled by pulling the OE pin low. When disabled, both OUTP and OUTN levels of the LVPECL driver go to the LVPECL bias voltage, while the output of the LVDS driver is a logical one. The OE input is an active-high logic signal and has an internal 100kω pullup resistor. When OE is in a logic-high state, the OUTP and OUTN outputs are enabled. The devices operate from a single 3.3V supply voltage.

The DS4M125/DS4M133/DS4M200 are margining clock oscillators with LVPECL or LVDS outputs. They are designed to fit in a 5mm x 3.2mm ceramic package with an AT-cut fundamental-mode crystal to form a complete clock oscillator. The circuit can generate the following frequencies and their ±5% frequency deviations: 125MHz, 133.33MHz, and 200MHz. The DS4M125/DS4M133/DS4M200 employ a low-jitter PLL to generate the frequencies. The typical phase jitter is less than 0.9ps RMS from 12kHz to 20MHz.
Frequency margining is a circuit operation to change the output frequency to 5% higher or 5% lower than the nominal frequency. Frequency margining is accomplished through the margining select pin, MS. This three-state input pin accepts a three-level voltage signal to control the output frequency. In a low-level state, the output frequency is set to the nominal frequency. When set to a high-level state, the frequency output is set to the nominal frequency plus 5%. When set to the mid-level state, the frequency output is equal to the nominal frequency minus 5%. If left open, the MS pin is pulled low by an internal 100kΩ (nominal) pulldown resistor.
The DS4M125/DS4M133/DS4M200 are available with either an LVPECL or LVDS output. The output can be disabled by pulling the OE pin low. When disabled, both OUTP and OUTN levels of the LVPECL driver go to the LVPECL bias voltage, while the output of the LVDS driver is a logical one. The OE input is an active-high logic signal and has an internal 100kΩ pullup resistor. When OE is in a logic-high state, the OUTP and OUTN outputs are enabled.
The devices operate from a single 3.3V supply voltage.

Supplier's Site Datasheet

Technical Specifications

  Maxim Integrated
Product Category Oscillators
Product Number DS4M125
Product Name 3.3V Margining Clock Oscillator with LVPECL/LVDS Output
Oscillator Type XO
Package / Form Factor Surface Mount
Features / Standards RoHS
Unlock Full Specs
to access all available technical data

Similar Products

 - 1110705P - RS Components, Ltd.
RS Components, Ltd.
Specs
Package / Form Factor Surface Mount; CSMD
Frequency 8.00E-6 MHz
Supply Voltage 3.3 Volts; 3.63 V, 2.97 V
View Details
Clocks & Timing Solutions, Oscillators - CY29412FLXI - Infineon Technologies AG
Specs
Oscillator Type XO
Features / Standards RoHS
Frequency 1.50E-5 to 0.0021 MHz
View Details
Crystal Oscillator - SMD-3225 163 series 24MHz - Interquip Electronics Co., Ltd.
Specs
Features / Standards RoHS; Lead-Free
Frequency 2.40E-5 MHz
Supply Voltage 3.3 Volts
View Details
SN54LS629 Voltage-Controlled Oscillators - 8102101EA - Texas Instruments
Specs
Oscillator Type VCO
Package / Form Factor Surface Mount
Operating Temperature -48 to 52 C (-55 to 125 F)
View Details