The 74HC112; 74HCT112 is a dual negative-edge triggered JK flip-flop. It features individual J and K inputs, clock (nCP) set (nSD) and reset (nRD) inputs. It also has complementary nQ and nQ outputs. The set and reset are asynchronous active LOW inputs and operate independently of the clock input. The J and K inputs control the state changes of the flip-flops as described in the mode select function table. The J and K inputs must be stable one set-up time prior to the HIGH-to-LOW clock transition for predictable operation. Inputs include clamp diodes that enable the use of current limiting resistors to interface inputs to voltages in excess of VCC.
Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.
Features and benefits
"Flip Flop 2 Element JK Type 1 Bit Negative Edge 16-TSSOP (0.173"", 4.40mm Width)"
74HCT112PW - J-K Flip-Flop, HCT Series, 2-Func, Negative Edge Triggered, 2-Bit, Complementary Output, CMOS, TSSOP16
Flip Flop 2 Element JK Type 1 Bit Negative Edge 16-TSSOP (0.173
Flip Flop 2 Element JK Type 1 Bit Negative Edge 16-TSSOP (0.173", 4.40mm Width)
IC FF JK TYPE DUAL 1BIT 16TSSOP
Nexperia B.V. | DigiKey | Rochester Electronics | Nova Technology(HK) Co.,Ltd | Quarktwin Technology Ltd. | Shenzhen Shengyu Electronics Technology Limited | |
---|---|---|---|---|---|---|
Product Category | Flip-Flops | Flip-Flops | Flip-Flops | Flip-Flops | Flip-Flops | Flip-Flops |
Product Number | 74HCT112PW,112 | 1727-3358-ND | 74HCT112PW,112 | 74HCT112PW,112 | 74HCT112PW,112 | 74HCT112PW,112 |
Product Name | Dual JK flip-flop with set and reset; negative-edge trigger | Flip Flops | Logic - Flip Flops | Flip Flops | Integrated Circuits (ICs) - Logic - Flip Flops | |
Flip-Flop Type | J-K | J-K | J-K | J-K | ||
Triggering | Negative-edge Triggered | Negative-edge Triggered | Negative-edge Triggered | Negative-edge Triggered | ||
Supply Voltage | 5V; 4.5 - 5.5 | 4.5V ~ 5.5V | 4.5V ~ 5.5V | |||
Features | ESD Protection | |||||
Propagation Delay | 19 ns | 35 ns |