Nexperia B.V. Dual JK flip-flop with set and reset; negative-edge trigger 74HCT112PW,112

Description
The 74HC112; 74HCT112 is a dual negative-edge triggered JK flip-flop. It features individual J and K inputs, clock (nCP) set (nSD) and reset (nRD) inputs. It also has complementary nQ and nQ outputs. The set and reset are asynchronous active LOW inputs and operate independently of the clock input. The J and K inputs control the state changes of the flip-flops as described in the mode select function table. The J and K inputs must be stable one set-up time prior to the HIGH-to-LOW clock transition for predictable operation. Inputs include clamp diodes that enable the use of current limiting resistors to interface inputs to voltages in excess of VCC. Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times. Features and benefits Input levels: For 74HC112: CMOS level For 74HCT112: TTL level Asynchronous set and reset Specified in compliance with JEDEC standard no. 7A ESD protection: HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V Specified from -40 °C to +85 °C and from -40 °C to +125 °C
Request a Quote Datasheet

Suppliers

Company
Product
Description
Supplier Links
Dual JK flip-flop with set and reset; negative-edge trigger - 74HCT112PW,112 - Nexperia B.V.
Nijmegen, Netherlands
Dual JK flip-flop with set and reset; negative-edge trigger
74HCT112PW,112
Dual JK flip-flop with set and reset; negative-edge trigger 74HCT112PW,112
The 74HC112; 74HCT112 is a dual negative-edge triggered JK flip-flop. It features individual J and K inputs, clock (nCP) set (nSD) and reset (nRD) inputs. It also has complementary nQ and nQ outputs. The set and reset are asynchronous active LOW inputs and operate independently of the clock input. The J and K inputs control the state changes of the flip-flops as described in the mode select function table. The J and K inputs must be stable one set-up time prior to the HIGH-to-LOW clock transition for predictable operation. Inputs include clamp diodes that enable the use of current limiting resistors to interface inputs to voltages in excess of VCC. Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times. Features and benefits Input levels: For 74HC112: CMOS level For 74HCT112: TTL level Asynchronous set and reset Specified in compliance with JEDEC standard no. 7A ESD protection: HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V Specified from -40 °C to +85 °C and from -40 °C to +125 °C

The 74HC112; 74HCT112 is a dual negative-edge triggered JK flip-flop. It features individual J and K inputs, clock (nCP) set (nSD) and reset (nRD) inputs. It also has complementary nQ and nQ outputs. The set and reset are asynchronous active LOW inputs and operate independently of the clock input. The J and K inputs control the state changes of the flip-flops as described in the mode select function table. The J and K inputs must be stable one set-up time prior to the HIGH-to-LOW clock transition for predictable operation. Inputs include clamp diodes that enable the use of current limiting resistors to interface inputs to voltages in excess of VCC.

Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.

Features and benefits

  • Input levels:
    • For 74HC112: CMOS level
    • For 74HCT112: TTL level
  • Asynchronous set and reset
  • Specified in compliance with JEDEC standard no. 7A
  • ESD protection:
    • HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V
    • CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V
  • Specified from -40 °C to +85 °C and from -40 °C to +125 °C
Supplier's Site Datasheet
Flip Flops - 1727-3358-ND - DigiKey
Thief River Falls, MN, United States
Flip Flops
1727-3358-ND
Flip Flops 1727-3358-ND
"Flip Flop 2 Element JK Type 1 Bit Negative Edge 16-TSSOP (0.173"", 4.40mm Width)"

"Flip Flop 2 Element JK Type 1 Bit Negative Edge 16-TSSOP (0.173"", 4.40mm Width)"

Buy Now Datasheet
 - 74HCT112PW,112 - Rochester Electronics
Newburyport, MA, United States
74HCT112PW - J-K Flip-Flop, HCT Series, 2-Func, Negative Edge Triggered, 2-Bit, Complementary Output, CMOS, TSSOP16

74HCT112PW - J-K Flip-Flop, HCT Series, 2-Func, Negative Edge Triggered, 2-Bit, Complementary Output, CMOS, TSSOP16

Supplier's Site Datasheet
Logic - Flip Flops - 74HCT112PW,112 - Nova Technology(HK) Co.,Ltd
Futian District, Shenzhen, China
Logic - Flip Flops
74HCT112PW,112
Logic - Flip Flops 74HCT112PW,112
Flip Flop 2 Element JK Type 1 Bit Negative Edge 16-TSSOP (0.173

Flip Flop 2 Element JK Type 1 Bit Negative Edge 16-TSSOP (0.173

Supplier's Site Datasheet
Flip Flops - 74HCT112PW,112 - Quarktwin Technology Ltd.
Shenzhen, Guangdong, China
Flip Flops
74HCT112PW,112
Flip Flops 74HCT112PW,112
Flip Flop 2 Element JK Type 1 Bit Negative Edge 16-TSSOP (0.173", 4.40mm Width)

Flip Flop 2 Element JK Type 1 Bit Negative Edge 16-TSSOP (0.173", 4.40mm Width)

Buy Now Datasheet
Integrated Circuits (ICs) - Logic - Flip Flops - 74HCT112PW,112 - Shenzhen Shengyu Electronics Technology Limited
Futian, China
Integrated Circuits (ICs) - Logic - Flip Flops
74HCT112PW,112
Integrated Circuits (ICs) - Logic - Flip Flops 74HCT112PW,112
IC FF JK TYPE DUAL 1BIT 16TSSOP

IC FF JK TYPE DUAL 1BIT 16TSSOP

Supplier's Site

Technical Specifications

  Nexperia B.V. DigiKey Rochester Electronics Nova Technology(HK) Co.,Ltd Quarktwin Technology Ltd. Shenzhen Shengyu Electronics Technology Limited
Product Category Flip-Flops Flip-Flops Flip-Flops Flip-Flops Flip-Flops Flip-Flops
Product Number 74HCT112PW,112 1727-3358-ND 74HCT112PW,112 74HCT112PW,112 74HCT112PW,112 74HCT112PW,112
Product Name Dual JK flip-flop with set and reset; negative-edge trigger Flip Flops Logic - Flip Flops Flip Flops Integrated Circuits (ICs) - Logic - Flip Flops
Flip-Flop Type J-K J-K J-K J-K
Triggering Negative-edge Triggered Negative-edge Triggered Negative-edge Triggered Negative-edge Triggered
Supply Voltage 5V; 4.5 - 5.5 4.5V ~ 5.5V 4.5V ~ 5.5V
Features ESD Protection
Propagation Delay 19 ns 35 ns
Unlock Full Specs
to access all available technical data

Similar Products

18-bit bus-interface D-type flip-flop with reset and enable; 3-state - 74ALVT16823DGG,112 - Nexperia B.V.
Specs
Flip-Flop Type D
Supply Voltage 2.5V; 3V; 3.3V; 3.6V; 2.3 - 3.6
Output Characteristics OE
View Details
6 suppliers
Flip Flops - 74AUP2G80GD,125 - Quarktwin Technology Ltd.
Specs
Flip-Flop Type D
Supply Voltage 3.6V; 0.8V ~ 3.6V
Operating Temperature -40 to 125 C (-40 to 257 F)
View Details
2 suppliers
Logic - Flip Flops - 74LVC1G74GD/C4H - Nova Technology(HK) Co.,Ltd
Specs
Flip-Flop Type D
Triggering Positive-edge Triggered
Operating Temperature -40 to 125 C (-40 to 257 F)
View Details
5 suppliers
Low-power dual D-type flip-flop; positive-edge trigger - 74AUP2G80GT,115 - Nexperia B.V.
Specs
Flip-Flop Type D
Triggering Positive-edge Triggered
Supply Voltage 0.8 - 3.6
View Details
9 suppliers