Nexperia B.V. Quad D-type flip-flop; positive-edge trigger; 3-state 74HC173PW,112

Description
The 74HC173; 74HCT173 is a quad positive-edge triggered D-type flip-flop. The device features clock (CP), master reset (MR), two input enable (E1, E2) and two output enable (OE1, OE2) inputs. When the input enables are LOW, the outputs Qn will assume the state of their corresponding Dn inputs that meet the set-up and hold time requirements on the LOW-to-HIGH clock (CP) transition. A HIGH on either input enable will cause the device to go into a hold mode, outputs hold their previous state independently of clock and data inputs. A HIGH on MR forces the outputs LOW independently of clock and data inputs. A HIGH on either output enable pin causes the outputs to assume a high-impedance OFF-state. Operation of the output enable inputs does not affect the state of the flip-flops. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC. Features and benefits Complies with JEDEC standard no. 7A Input levels: For 74HC173: CMOS level For 74HCT173: TTL level Gated input enable for hold (do nothing) mode Gated output enable control mode Edge-triggered D-type register Asynchronous master reset ESD protection: HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V Specified from -40 °C to +85 °C and -40 °C to +125 °C
Request a Quote Datasheet

Suppliers

Company
Product
Description
Supplier Links
Quad D-type flip-flop; positive-edge trigger; 3-state - 74HC173PW,112 - Nexperia B.V.
Nijmegen, Netherlands
Quad D-type flip-flop; positive-edge trigger; 3-state
74HC173PW,112
Quad D-type flip-flop; positive-edge trigger; 3-state 74HC173PW,112
The 74HC173; 74HCT173 is a quad positive-edge triggered D-type flip-flop. The device features clock (CP), master reset (MR), two input enable (E1, E2) and two output enable (OE1, OE2) inputs. When the input enables are LOW, the outputs Qn will assume the state of their corresponding Dn inputs that meet the set-up and hold time requirements on the LOW-to-HIGH clock (CP) transition. A HIGH on either input enable will cause the device to go into a hold mode, outputs hold their previous state independently of clock and data inputs. A HIGH on MR forces the outputs LOW independently of clock and data inputs. A HIGH on either output enable pin causes the outputs to assume a high-impedance OFF-state. Operation of the output enable inputs does not affect the state of the flip-flops. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC. Features and benefits Complies with JEDEC standard no. 7A Input levels: For 74HC173: CMOS level For 74HCT173: TTL level Gated input enable for hold (do nothing) mode Gated output enable control mode Edge-triggered D-type register Asynchronous master reset ESD protection: HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V Specified from -40 °C to +85 °C and -40 °C to +125 °C

The 74HC173; 74HCT173 is a quad positive-edge triggered D-type flip-flop. The device features clock (CP), master reset (MR), two input enable (E1, E2) and two output enable (OE1, OE2) inputs. When the input enables are LOW, the outputs Qn will assume the state of their corresponding Dn inputs that meet the set-up and hold time requirements on the LOW-to-HIGH clock (CP) transition. A HIGH on either input enable will cause the device to go into a hold mode, outputs hold their previous state independently of clock and data inputs. A HIGH on MR forces the outputs LOW independently of clock and data inputs. A HIGH on either output enable pin causes the outputs to assume a high-impedance OFF-state. Operation of the output enable inputs does not affect the state of the flip-flops. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.

Features and benefits

  • Complies with JEDEC standard no. 7A
  • Input levels:
    • For 74HC173: CMOS level
    • For 74HCT173: TTL level
  • Gated input enable for hold (do nothing) mode
  • Gated output enable control mode
  • Edge-triggered D-type register
  • Asynchronous master reset
  • ESD protection:
    • HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V
    • CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V
  • Specified from -40 °C to +85 °C and -40 °C to +125 °C
Supplier's Site Datasheet
Flip Flops - 74HC173PW,112-ND - DigiKey
Thief River Falls, MN, United States
"Flip Flop 1 Element D-Type 4 Bit Positive Edge 16-TSSOP (0.173"", 4.40mm Width)"

"Flip Flop 1 Element D-Type 4 Bit Positive Edge 16-TSSOP (0.173"", 4.40mm Width)"

Buy Now Datasheet
Flip Flops - 74HC173PW,112 - Quarktwin Technology Ltd.
Shenzhen, Guangdong, China
Flip Flops
74HC173PW,112
Flip Flops 74HC173PW,112
Flip Flop 1 Element D-Type 4 Bit Positive Edge 16-TSSOP (0.173", 4.40mm Width)

Flip Flop 1 Element D-Type 4 Bit Positive Edge 16-TSSOP (0.173", 4.40mm Width)

Buy Now Datasheet
 - 74HC173PW,112 - Rochester Electronics
Newburyport, MA, United States
74HC173PW - D Flip-Flop, HC/UH Series, 1-Func, Positive Edge Triggered, 4-Bit, True Output, CMOS, TSSOP16

74HC173PW - D Flip-Flop, HC/UH Series, 1-Func, Positive Edge Triggered, 4-Bit, True Output, CMOS, TSSOP16

Supplier's Site Datasheet
Logic - Flip Flops - 74HC173PW,112 - Lingto Electronic Limited
Shenzhen, China
Logic - Flip Flops
74HC173PW,112
Logic - Flip Flops 74HC173PW,112
IC FF D-TYPE SNGL 4BIT 16TSSOP

IC FF D-TYPE SNGL 4BIT 16TSSOP

Supplier's Site Datasheet

Technical Specifications

  Nexperia B.V. DigiKey Quarktwin Technology Ltd. Rochester Electronics Lingto Electronic Limited
Product Category Flip-Flops Flip-Flops Flip-Flops Flip-Flops Flip-Flops
Product Number 74HC173PW,112 74HC173PW,112-ND 74HC173PW,112 74HC173PW,112 74HC173PW,112
Product Name Quad D-type flip-flop; positive-edge trigger; 3-state Flip Flops Flip Flops Logic - Flip Flops
Flip-Flop Type D D D D
Triggering Positive-edge Triggered Positive-edge Triggered Positive-edge Triggered
Supply Voltage 2.5V; 3V; 3.3V; 3.6V; 5V; 2.0 - 6.0 2V ~ 6V 2V ~ 6V
Output Characteristics 3-State 3-State
Features ESD Protection
Unlock Full Specs
to access all available technical data

Similar Products

Logic - Flip Flops - 74ALVT16821DL,518 - Nova Technology(HK) Co.,Ltd
Specs
Flip-Flop Type D
Triggering Positive-edge Triggered
Operating Temperature -40 to 85 C (-40 to 185 F)
View Details
5 suppliers
Flip Flops - 74AHCT377PW-Q100J - Quarktwin Technology Ltd.
Specs
Flip-Flop Type D
Supply Voltage 4.5V ~ 5.5V
Operating Temperature -40 to 125 C (-40 to 257 F)
View Details
3 suppliers
18-bit bus-interface D-type flip-flop with reset and enable; 3-state - 74ALVT16823DGG,118 - Nexperia B.V.
Specs
Flip-Flop Type D
Supply Voltage 2.5V; 3V; 3.3V; 3.6V; 2.3 - 3.6
Output Characteristics OE
View Details
4 suppliers
Low-power D-type flip-flop with set and reset; positive-edge trigger - 74AUP1G74GT,115 - Nexperia B.V.
Specs
Flip-Flop Type D
Triggering Positive-edge Triggered
Supply Voltage 0.8 - 3.6
View Details
9 suppliers