Nexperia B.V. Low-power 3-input OR-gate 74AUP1G332GN,132

Description
The 74AUP1G332 is a single 3-input OR gate. Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times. This device ensures very low static and dynamic power consumption across the entire VCC range from 0.8 V to 3.6 V. This device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down. Features and benefits Wide supply voltage range from 0.8 V to 3.6 V CMOS low power dissipation High noise immunity Complies with JEDEC standards: JESD8-12 (0.8 V to 1.3 V) JESD8-11 (0.9 V to 1.65 V) JESD8-7 (1.65 V to 1.95 V) JESD8-5 (2.3 V to 2.7 V) JESD8C (2.7 V to 3.6 V) Low static power consumption; ICC = 0.9 μA (maximum) Latch-up performance exceeds 100 mA per JESD 78 Class II Overvoltage tolerant inputs to 3.6 V Low noise overshoot and undershoot < 10 % of VCC IOFF circuitry provides partial Power-down mode operation ESD protection: HBM: ANSI/ESDA/JEDEC JS-001 class 3A exceeds 5000 V CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V Multiple package options Specified from -40 °C to +85 °C and -40 °C to +125 °C
Request a Quote Datasheet

Suppliers

Company
Product
Description
Supplier Links
Low-power 3-input OR-gate - 74AUP1G332GN,132 - Nexperia B.V.
Nijmegen, Netherlands
Low-power 3-input OR-gate
74AUP1G332GN,132
Low-power 3-input OR-gate 74AUP1G332GN,132
The 74AUP1G332 is a single 3-input OR gate. Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times. This device ensures very low static and dynamic power consumption across the entire VCC range from 0.8 V to 3.6 V. This device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down. Features and benefits Wide supply voltage range from 0.8 V to 3.6 V CMOS low power dissipation High noise immunity Complies with JEDEC standards: JESD8-12 (0.8 V to 1.3 V) JESD8-11 (0.9 V to 1.65 V) JESD8-7 (1.65 V to 1.95 V) JESD8-5 (2.3 V to 2.7 V) JESD8C (2.7 V to 3.6 V) Low static power consumption; ICC = 0.9 μA (maximum) Latch-up performance exceeds 100 mA per JESD 78 Class II Overvoltage tolerant inputs to 3.6 V Low noise overshoot and undershoot < 10 % of VCC IOFF circuitry provides partial Power-down mode operation ESD protection: HBM: ANSI/ESDA/JEDEC JS-001 class 3A exceeds 5000 V CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V Multiple package options Specified from -40 °C to +85 °C and -40 °C to +125 °C

The 74AUP1G332 is a single 3-input OR gate. Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times. This device ensures very low static and dynamic power consumption across the entire VCC range from 0.8 V to 3.6 V. This device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down.

Features and benefits

  • Wide supply voltage range from 0.8 V to 3.6 V
  • CMOS low power dissipation
  • High noise immunity
  • Complies with JEDEC standards:
    • JESD8-12 (0.8 V to 1.3 V)
    • JESD8-11 (0.9 V to 1.65 V)
    • JESD8-7 (1.65 V to 1.95 V)
    • JESD8-5 (2.3 V to 2.7 V)
    • JESD8C (2.7 V to 3.6 V)
  • Low static power consumption; ICC = 0.9 μA (maximum)
  • Latch-up performance exceeds 100 mA per JESD 78 Class II
  • Overvoltage tolerant inputs to 3.6 V
  • Low noise overshoot and undershoot < 10 % of VCC
  • IOFF circuitry provides partial Power-down mode operation
  • ESD protection:
    • HBM: ANSI/ESDA/JEDEC JS-001 class 3A exceeds 5000 V
    • CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V
  • Multiple package options
  • Specified from -40 °C to +85 °C and -40 °C to +125 °C
Supplier's Site Datasheet
Gates and Inverters - 1727-74AUP1G332GN,132TR-ND - DigiKey
Thief River Falls, MN, United States
Gates and Inverters
1727-74AUP1G332GN,132TR-ND
Gates and Inverters 1727-74AUP1G332GN,132TR-ND
OR Gate IC 1 Channel 6-XSON (0.9x1)

OR Gate IC 1 Channel 6-XSON (0.9x1)

Supplier's Site Datasheet
 - 74AUP1G332GN,132 - Rochester Electronics
Newburyport, MA, United States
Nexperia 74AUP1G332 - Low-power 3-input OR-gate

Nexperia 74AUP1G332 - Low-power 3-input OR-gate

Supplier's Site Datasheet
Logic - Gates and Inverters - 74AUP1G332GN,132 - Lingto Electronic Limited
Shenzhen, China
Logic - Gates and Inverters
74AUP1G332GN,132
Logic - Gates and Inverters 74AUP1G332GN,132
IC GATE OR 1CH 3-INP 6XSON

IC GATE OR 1CH 3-INP 6XSON

Supplier's Site Datasheet
Gates and Inverters - 74AUP1G332GN,132 - Quarktwin Technology Ltd.
Shenzhen, Guangdong, China
Gates and Inverters
74AUP1G332GN,132
Gates and Inverters 74AUP1G332GN,132
OR Gate IC 1 Channel 6-XSON (0.9x1)

OR Gate IC 1 Channel 6-XSON (0.9x1)

Supplier's Site Datasheet

Technical Specifications

  Nexperia B.V. DigiKey Rochester Electronics Lingto Electronic Limited Quarktwin Technology Ltd.
Product Category Logic Gates Logic Gates Logic Gates Logic Gates Logic Gates
Product Number 74AUP1G332GN,132 1727-74AUP1G332GN,132TR-ND 74AUP1G332GN,132 74AUP1G332GN,132 74AUP1G332GN,132
Product Name Low-power 3-input OR-gate Gates and Inverters Logic - Gates and Inverters Gates and Inverters
Gate Type OR OR OR NOT; OR OR; OR Gate
Supply Voltage 0.8 - 3.6 0.8V ~ 3.6V 1.6V ~ 2V (Low), 0.7V ~ 0.9V (High) 3.6V; 0.8V ~ 3.6V
Logic Family CMOS
Propagation Delay 6.8 ns 5.5 ns
Operating Temperature -40 to 125 C (-40 to 257 F) -40 to 125 C (-40 to 257 F) -40 to 125 C (-40 to 257 F)
Unlock Full Specs
to access all available technical data

Similar Products

Quad 2-input OR gate - 74ABT32PW,118 - Nexperia B.V.
Specs
Gate Type OR
Supply Voltage 5V; 4.5 - 5.5
Logic Family TTL; TTL
View Details
7 suppliers
Low-power triple Schmitt trigger inverter - 74AUP3G14GNX - Nexperia B.V.
Specs
Supply Voltage 0.8 - 3.6
Logic Family CMOS
Features Schmitt Trigger
View Details
4 suppliers
Quad 2-input NOR gate - 74AHC02PW-Q100J - Nexperia B.V.
Specs
Gate Type NOR
Supply Voltage 2.5V; 3V; 3.3V; 3.6V; 5V; 2.0 - 5.5
Logic Family CMOS
View Details
7 suppliers
Dual 4-input NAND gate - 74HC20D,653 - Nexperia B.V.
Specs
Gate Type NAND
Supply Voltage 2.5V; 3V; 3.3V; 3.6V; 5V; 2.0 - 6.0
Logic Family CMOS
View Details
7 suppliers