Nexperia B.V. 18-bit universal bus transceiver; 3-state 74ALVCH16601DGG,11

Description
The 74ALVCH16601 is an 18-bit universal transceiver with bus hold inputs and 3-state outputs. Data flow in each direction is controlled by output enable (OEAB and OEBA), latch enable (LEAB and LEBA), clock enable (CEAB and CEBA) and clock (CPAB and CPBA) inputs. For A-to-B data flow, the device operates in the transparent mode when LEAB is HIGH. When LEAB is LOW, the A data is latched if CPAB is held at a HIGH or LOW logic level. If LEAB and CEAB are LOW, the A-bus data is stored in the latch/flip-flop on the LOW-to-HIGH transition of CPAB. When OEAB is HIGH, the outputs are active. When OEAB is LOW, the outputs are in the high-impedance state. Data flow for B-to-A is similar to that of A-to-B but uses OEBA, LEBA, CEBA and CPBA. This device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down. Features and benefits Wide supply voltage range from 1.65 V to 3.6 V CMOS low power dissipation MULTIBYTE™ flow-through standard pin-out architecture Low inductance multiple VCC and GND pins for minimum noise and ground bounce Direct interface with TTL levels Bus hold on data inputs Output drive capability 50 Ω transmission lines at 85 °C Current drive ±24 mA at 3.0 V Latch-up performance exceeds 100 mA per JESD 78 Class II Leve B Complies with JEDEC standards: JESD8-7 (1.65 V to 1.95 V) JESD8-5 (2.3 V to 2.7 V) JESD8C (2.7 V to 3.6 V) ESD protection: HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V Specified from -40 °C to +85 °C and from -40 °C to +125 °C
Request a Quote Datasheet

Suppliers

Company
Product
Description
Supplier Links
18-bit universal bus transceiver; 3-state - 74ALVCH16601DGG,11 - Nexperia B.V.
Nijmegen, Netherlands
18-bit universal bus transceiver; 3-state
74ALVCH16601DGG,11
18-bit universal bus transceiver; 3-state 74ALVCH16601DGG,11
The 74ALVCH16601 is an 18-bit universal transceiver with bus hold inputs and 3-state outputs. Data flow in each direction is controlled by output enable (OEAB and OEBA), latch enable (LEAB and LEBA), clock enable (CEAB and CEBA) and clock (CPAB and CPBA) inputs. For A-to-B data flow, the device operates in the transparent mode when LEAB is HIGH. When LEAB is LOW, the A data is latched if CPAB is held at a HIGH or LOW logic level. If LEAB and CEAB are LOW, the A-bus data is stored in the latch/flip-flop on the LOW-to-HIGH transition of CPAB. When OEAB is HIGH, the outputs are active. When OEAB is LOW, the outputs are in the high-impedance state. Data flow for B-to-A is similar to that of A-to-B but uses OEBA, LEBA, CEBA and CPBA. This device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down. Features and benefits Wide supply voltage range from 1.65 V to 3.6 V CMOS low power dissipation MULTIBYTE™ flow-through standard pin-out architecture Low inductance multiple VCC and GND pins for minimum noise and ground bounce Direct interface with TTL levels Bus hold on data inputs Output drive capability 50 Ω transmission lines at 85 °C Current drive ±24 mA at 3.0 V Latch-up performance exceeds 100 mA per JESD 78 Class II Leve B Complies with JEDEC standards: JESD8-7 (1.65 V to 1.95 V) JESD8-5 (2.3 V to 2.7 V) JESD8C (2.7 V to 3.6 V) ESD protection: HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V Specified from -40 °C to +85 °C and from -40 °C to +125 °C

The 74ALVCH16601 is an 18-bit universal transceiver with bus hold inputs and 3-state outputs. Data flow in each direction is controlled by output enable (OEAB and OEBA), latch enable (LEAB and LEBA), clock enable (CEAB and CEBA) and clock (CPAB and CPBA) inputs. For A-to-B data flow, the device operates in the transparent mode when LEAB is HIGH. When LEAB is LOW, the A data is latched if CPAB is held at a HIGH or LOW logic level. If LEAB and CEAB are LOW, the A-bus data is stored in the latch/flip-flop on the LOW-to-HIGH transition of CPAB. When OEAB is HIGH, the outputs are active. When OEAB is LOW, the outputs are in the high-impedance state. Data flow for B-to-A is similar to that of A-to-B but uses OEBA, LEBA, CEBA and CPBA. This device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down.

Features and benefits

  • Wide supply voltage range from 1.65 V to 3.6 V
  • CMOS low power dissipation
  • MULTIBYTE™ flow-through standard pin-out architecture
  • Low inductance multiple VCC and GND pins for minimum noise and ground bounce
  • Direct interface with TTL levels
  • Bus hold on data inputs
  • Output drive capability 50 Ω transmission lines at 85 °C
  • Current drive ±24 mA at 3.0 V
  • Latch-up performance exceeds 100 mA per JESD 78 Class II Leve B
  • Complies with JEDEC standards:
    • JESD8-7 (1.65 V to 1.95 V)
    • JESD8-5 (2.3 V to 2.7 V)
    • JESD8C (2.7 V to 3.6 V)
  • ESD protection:
    • HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V
    • CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V
  • Specified from -40 °C to +85 °C and from -40 °C to +125 °C
Supplier's Site Datasheet
Universal Bus Functions - 74ALVCH16601DGG,11-ND - DigiKey
Thief River Falls, MN, United States
Universal Bus Functions
74ALVCH16601DGG,11-ND
Universal Bus Functions 74ALVCH16601DGG,11-ND
Universal Bus Transceiver 18-Bit 56-TSSOP

Universal Bus Transceiver 18-Bit 56-TSSOP

Buy Now Datasheet
Universal Bus Functions - 74ALVCH16601DGG,11 - Quarktwin Technology Ltd.
Shenzhen, Guangdong, China
Universal Bus Functions
74ALVCH16601DGG,11
Universal Bus Functions 74ALVCH16601DGG,11
Universal Bus Transceiver 18-Bit 56-TSSOP

Universal Bus Transceiver 18-Bit 56-TSSOP

Buy Now Datasheet
Logic - Universal Bus Functions - 74ALVCH16601DGG,11 - Nova Technology(HK) Co.,Ltd
Futian District, Shenzhen, China
Logic - Universal Bus Functions
74ALVCH16601DGG,11
Logic - Universal Bus Functions 74ALVCH16601DGG,11
Universal Bus Transceiver 18-Bit 56-TSSOP

Universal Bus Transceiver 18-Bit 56-TSSOP

Supplier's Site

Technical Specifications

  Nexperia B.V. DigiKey Quarktwin Technology Ltd. Nova Technology(HK) Co.,Ltd
Product Category IC Interfaces IC Interfaces IC Interfaces IC Interfaces
Product Number 74ALVCH16601DGG,11 74ALVCH16601DGG,11-ND 74ALVCH16601DGG,11 74ALVCH16601DGG,11
Product Name 18-bit universal bus transceiver; 3-state Universal Bus Functions Universal Bus Functions Logic - Universal Bus Functions
Technology TTL
Device Type Transceiver Line / Bus Controller Line / Bus Controller; Transceiver
Operating Temperature -40 to 85 C (-40 to 185 F) -40 to 85 C (-40 to 185 F) -40 to 85 C (-40 to 185 F) -40 to 85 C (-40 to 185 F)
Unlock Full Specs
to access all available technical data

Similar Products

 - 7757734P - RS Components, Ltd.
Nexperia B.V.
Specs
Device Type Line / Bus Driver; Buffer
Package Type TSSOP
Pins 5 #
View Details
Bus buffer/line driver; 3-state - 74AHC1G125GV,125 - Nexperia B.V.
Specs
Technology CMOS
Device Type Buffer
Features RoHS
View Details
2 suppliers
3.3 V octal buffer/line driver with 30 Ω termination resistors; 3-state - 74LVT2244D,112 - Nexperia B.V.
Specs
Technology TTL
Device Type Buffer
Supply Voltage 2.7V; 3V; 3.3V; 3.6V; Other; 2.7 - 3.6
View Details
2 suppliers
Quad buffer; 3-state - 74ABT126PW,112 - Nexperia B.V.
Specs
Technology TTL
Device Type Buffer
Supply Voltage 5V; Other; 4.5 - 5.5
View Details