Nexperia B.V. Hex inverting Schmitt trigger 74ALVC14D,118

Description
The 74ALVC14 is a hex inverter with Schmitt-trigger inputs. This device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down. Features and benefits Wide supply voltage range from 1.65 V to 3.6 V CMOS low power dissipation Overvoltage tolerant inputs to 3.6 V Direct interface with TTL levels IOFF circuitry provides partial Power-down mode operation Latch-up performance exceeds 250 mA per JESD78 Class II.A Complies with JEDEC standard: JESD8-7 (1.65 V to 1.95 V) JESD8-5 (2.3 V to 2.7 V) JESD8C/JESD36 (2.7 V to 3.6 V) ESD protection: HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V Multiple package options Specified from -40 °C to +85 °C and from -40 °C to +125 °C
Request a Quote Datasheet

Suppliers

Company
Product
Description
Supplier Links
Hex inverting Schmitt trigger - 74ALVC14D,118 - Nexperia B.V.
Nijmegen, Netherlands
Hex inverting Schmitt trigger
74ALVC14D,118
Hex inverting Schmitt trigger 74ALVC14D,118
The 74ALVC14 is a hex inverter with Schmitt-trigger inputs. This device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down. Features and benefits Wide supply voltage range from 1.65 V to 3.6 V CMOS low power dissipation Overvoltage tolerant inputs to 3.6 V Direct interface with TTL levels IOFF circuitry provides partial Power-down mode operation Latch-up performance exceeds 250 mA per JESD78 Class II.A Complies with JEDEC standard: JESD8-7 (1.65 V to 1.95 V) JESD8-5 (2.3 V to 2.7 V) JESD8C/JESD36 (2.7 V to 3.6 V) ESD protection: HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V Multiple package options Specified from -40 °C to +85 °C and from -40 °C to +125 °C

The 74ALVC14 is a hex inverter with Schmitt-trigger inputs.

This device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down.

Features and benefits

  • Wide supply voltage range from 1.65 V to 3.6 V
  • CMOS low power dissipation
  • Overvoltage tolerant inputs to 3.6 V
  • Direct interface with TTL levels
  • IOFF circuitry provides partial Power-down mode operation
  • Latch-up performance exceeds 250 mA per JESD78 Class II.A
  • Complies with JEDEC standard:
    • JESD8-7 (1.65 V to 1.95 V)
    • JESD8-5 (2.3 V to 2.7 V)
    • JESD8C/JESD36 (2.7 V to 3.6 V)
  • ESD protection:
    • HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V
    • CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V
  • Multiple package options
  • Specified from -40 °C to +85 °C and from -40 °C to +125 °C
Supplier's Site Datasheet

Technical Specifications

  Nexperia B.V.
Product Category IC Interfaces
Product Number 74ALVC14D,118
Product Name Hex inverting Schmitt trigger
Technology TTL
Unlock Full Specs
to access all available technical data

Similar Products

Buffer with open-drain output - 74AHC1G07GW/C4H - Nexperia B.V.
Specs
Technology CMOS
Device Type Buffer
Supply Voltage 2.5V; 2.7V; 3V; 3.3V; 3.6V; 5V; Other; 2.0 - 5.5
View Details
16-bit bus transceiver; 3-state - 74ABT16245BDGG,112 - Nexperia B.V.
Specs
Technology TTL
Device Type Transceiver
Operating Temperature -40 to 85 C (-40 to 185 F)
View Details
Quad buffer/line driver; 3-state - 74AHC126D,118 - Nexperia B.V.
Specs
Technology CMOS
Device Type Buffer
Features RoHS
View Details
2 suppliers
Inverter - 74AHCT3G04DC-Q100H - Nexperia B.V.
Specs
Technology TTL
Features RoHS
Supply Voltage 5V; Other; 4.5 - 5.5
View Details
2 suppliers